

August 2007

# FAN5109B Dual Bootstrapped 12V MOSFET Driver

#### **Features**

- Drives N-Channel High-Side and Low-Side MOSFETs in a Synchronous Buck Configuration
- Enhanced Upgrade to FAN5109
- Direct Interface to FAN5029/FAN5182 and Other Compatible PWM Controllers
- 12V High-Side and 12V Low-Side Drive
- Internal Adaptive Shoot-Through Protection
- Fast Rise and Fall Times
- Switching Frequency Above 500kHz
- OD Input for Output Disable Allows Synchronization with PWM Controller
- SOIC-8 Package
- TTL-Compatible Logic Inputs (New)

## **Applications**

- Multi-Phase VRM/VRD Regulators for Microprocessor Power
- High-Current, High-Frequency DC/DC Converters
- High-Power Modular Supplies
- General-Purpose TTL Input MOSFET Drivers

#### **Related Applications Notes**

 Application Note AN-6003, "Shoot-through" in Synchronous Buck Converters

#### **Description**

The FAN5109B is a dual, high-frequency MOSFET driver, specifically designed to drive N-channel power MOSFETs in a synchronous-rectified buck converter. These drivers, combined with a Fairchild multi-phase pulse-width-modulated (PWM) controller and power MOSFETs, form a complete core voltage regulator solution for advanced microprocessors.

The FAN5109B drives the upper and lower MOSFET gates of a synchronous buck regulator to  $12V_{\rm GS}$ . The output drivers have the capacity to efficiently switch power MOSFETs at frequencies above 500KHz. The circuit's adaptive shoot-through protection prevents both MOSFETs from conducting simultaneously.

The FAN5109B is rated for operation from 0°C to +85°C and is available in a low-cost SOIC-8 package.

## Ordering Information

| Part Number | Pb-Free | Operating<br>Temperature Range | Package | Packing Method | Quantity Per Reel |  |
|-------------|---------|--------------------------------|---------|----------------|-------------------|--|
| FAN5109BMX  | Yes     | 0°C to 85°C                    | SOIC-8  | Tape and Reel  | 2500              |  |

#### Note:

1. Contact a Fairchild sales representative for availability of leaded (Pb) parts.







## **Pin Configuration**



Figure 3. Pin Assignments

## **Pin Definitions**

| Pin # | Name | Description                                                                                                                                                                            |  |  |  |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1     | воот | <b>Bootstrap Supply Input</b> . Provides voltage supply to the high-side MOSFET driver. Connect to the bootstrap capacitor (see the <i>Applications</i> section).                      |  |  |  |
| 2     | PWM  | PWM Signal Input. This pin accepts a logic-level PWM signal from the controller.                                                                                                       |  |  |  |
| 3     | OD   | Output Disable. When LOW, this pin disables FET switching (HDRV and LDRV are held LOW). (Also referred to as OD#.)                                                                     |  |  |  |
| 4     | VCC  | Power Input. +12V chip bias power. Bypass with a 1μF ceramic capacitor.                                                                                                                |  |  |  |
| 5     | LDRV | Low-Side Gate Drive Output. Connect to the gate of low-side power MOSFET(s).                                                                                                           |  |  |  |
| 6     | PGND | Power ground. Connect directly to the source of the low-side MOSFET(s).                                                                                                                |  |  |  |
| 7     | SW   | <b>Switch Node Input</b> . Connect as shown in Figure 1. SW provides return for the high-side bootstrapped driver and acts as a sense point for the adaptive shoot-through protection. |  |  |  |
| 8     | HDRV | High-Side Gate Drive Output. Connect to the gate of high-side power MOSFET(s).                                                                                                         |  |  |  |

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

|                     | Parameter                                      | Min.                 | Max.                   | Unit |
|---------------------|------------------------------------------------|----------------------|------------------------|------|
| VCC and LDRV to GND | -0.3                                           | 15.0                 | V                      |      |
| PWM and OD pins     |                                                | -0.3                 | 5.5                    | V    |
| SW to GND           | Continuous                                     | -1.0                 | -1.0 15.0              |      |
| SW to GND           | Transient (t=100ns, f = 500kHz) <sup>(2)</sup> | -5.0                 | 25.0                   | V    |
| BOOT to SW          | Continuous                                     | -0.3                 | 15.0                   | V    |
| BOOT to 3W          | Transient (t<20ns, f = 500kHz)                 | -2.0                 | 17.0                   | V    |
| BOOT to GND         | Continuous                                     | -0.3                 | 30.0                   | V    |
| BOOT to GIVD        | Transient (t=100ns, f=500kHz)                  |                      | 38.0                   | V    |
| HDRV                |                                                | V <sub>SW</sub> -1.0 | V <sub>BOOT</sub> +0.3 | V    |
|                     | Continuous                                     | -0.5                 | V <sub>CC</sub>        | V    |
| LDRV                | Transient (t=200ns) <sup>(2)</sup>             | -2.0                 | V <sub>CC</sub> +0.3   | V    |
|                     | Transient (t<20ns, f = 500kHz) <sup>(2)</sup>  | -2.0                 | V <sub>CC</sub> +2.0   | V    |

#### Note:

2. For transient derating beyond the levels indicated, refer to Figure 17 and Figure 18.

#### **Thermal Information**

| Symbol           | Parameter                                     | Min. | Тур. | Max. | Unit |
|------------------|-----------------------------------------------|------|------|------|------|
| $T_J$            | Junction Temperature                          |      |      | 150  | °C   |
| T <sub>STG</sub> | Storage Temperature                           |      |      | 150  | °C   |
| TL               | Lead Soldering Temperature, 10 seconds        |      |      | 300  | °C   |
| $T_VP$           | Vapor Phase, 60 seconds                       |      |      | 215  | °C   |
| T <sub>LI</sub>  | Infrared, 15 seconds                          |      | 7    | 220  | °C   |
| P <sub>D</sub>   | Power Dissipation, T <sub>A</sub> = 25°C      |      |      | 715  | mW   |
| $\theta_{JC}$    | Thermal Resistance, SO-8: Junction-to-Case    |      | 40   |      | °C/W |
| $\theta_{JA}$    | Thermal Resistance, SO-8: Junction-to-Ambient |      | 140  |      | °C/W |

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol          | Parameter            | Conditions | Min. | Тур. | Max. | Unit |
|-----------------|----------------------|------------|------|------|------|------|
| V <sub>CC</sub> | Supply Voltage       | VCC to GND | 10.0 | 12.0 | 13.5 | >    |
| T <sub>A</sub>  | Ambient Temperature  |            | 0    |      | 85   | °C   |
| T <sub>J</sub>  | Junction Temperature |            | 0    |      | 125  | °C   |

#### **Electrical Characteristics**

 $V_{CC}$  and  $V_{LDRV}$  = 12V and  $T_A$  = 25°C using the circuit in Figure 4, unless otherwise noted, each side. The "•" denotes specifications that apply over the full operating temperature range.

| Symbol                        | Parameter                            | Conditions                                     |     | Min. | Тур. | Max. | Unit |
|-------------------------------|--------------------------------------|------------------------------------------------|-----|------|------|------|------|
| Input Supply                  | 1                                    | •                                              |     |      |      | - 1  |      |
| V <sub>CC</sub>               | V <sub>CC</sub> Voltage Range        |                                                | •   | 6.4  | 12.0 | 13.5 | V    |
| I <sub>CC</sub>               | V <sub>CC</sub> Current              | OD = 0V                                        | •   |      | 2.5  | 4.0  | mA   |
| OD Input                      |                                      |                                                | 1 1 |      |      | - 11 |      |
| V <sub>IH (OD)</sub>          | Input High Voltage                   |                                                | •   | 2.0  |      |      | V    |
| V <sub>IL (OD)</sub>          | Input Low Voltage                    |                                                | •   |      |      | 0.8  | V    |
| V <sub>HYS(OD)</sub>          | Input Hysteresis                     |                                                | •   | 250  | 550  |      | mV   |
| I <sub>OD</sub>               | Input Current                        | <del>OD</del> = 3.0V                           | •   | -300 |      | +300 | nA   |
| t <sub>pdl(OD)</sub>          | 5 (4)                                | 0 5: 5                                         |     |      | 25   | 40   | ns   |
| t <sub>pdh(OD)</sub>          | Propagation Delay <sup>(4)</sup>     | See Figure 5                                   | •   |      | 15   | 30   | ns   |
| PWM Input                     |                                      |                                                |     | 1    |      |      |      |
| $V_{IH(PWM)}$                 | Input High Voltage                   |                                                | •   | 2.0  |      |      | V    |
| $V_{IL(PWM)}$                 | Input Low Voltage                    |                                                | •   |      |      | 0.8  | V    |
| V <sub>HYS(PWM)</sub>         | Input Hysteresis                     |                                                |     | 200  | 550  |      | mV   |
| I <sub>IL(PWM)</sub>          | Input Current                        |                                                | •   | -1   |      | +1   | μΑ   |
| High-Side Di                  | river                                |                                                |     |      |      |      |      |
| R <sub>HUP</sub>              | Output Resistance, Sourcing          | $V_{BOOT} - V_{SW} = 12V$                      |     |      | 2.5  | 3.3  | Ω    |
| I <sub>SOURCE(LDRV)</sub>     | Source Current <sup>(4)</sup>        | V <sub>DS</sub> = -10V                         |     |      | 2.0  |      | Α    |
| R <sub>HDN</sub>              | Output Resistance, Sinking           | $V_{BOOT} - V_{SW} = 12V$                      |     |      | 1.1  | 1.5  | Ω    |
| I <sub>SINK(HDRV)</sub>       | Sink Current <sup>(4)</sup>          | V <sub>DS</sub> = 10V                          |     |      | 2.5  |      | Α    |
| $t_{R(HDRV)}$                 | Transition Times (4,6)               | See Figure 4                                   |     |      | 25   | 40   | ns   |
| $t_{\text{F(HDRV)}}$          | Transition fillies                   |                                                |     |      | 15   | 25   |      |
| $t_{\text{pdh}(\text{HDRV})}$ | Propagation Delay <sup>(4,5)</sup>   | See Figure 6                                   |     |      | 40   | 55   | ns   |
| $t_{\text{pdl(HDRV)}}$        | 1 Topagation Belay                   |                                                |     |      | 25   | 40   | 110  |
| Low-Side Dr                   | iver                                 |                                                |     |      |      |      |      |
| $R_{LUP}$                     | Output Resistance, Sourcing          |                                                |     |      | 2.0  | 2.6  | Ω    |
| Isource(LDRV)                 | Source Current <sup>(4)</sup>        | V <sub>DS</sub> = -10V                         |     |      | 2.5  |      | Α    |
| R <sub>LDN</sub>              | Output Resistance, Sinking           |                                                |     |      | 0.9  | 1.2  | Ω    |
| I <sub>SINK(LDRV)</sub>       | Sink Current <sup>(4)</sup>          | V <sub>DS</sub> = 10V                          |     |      | 2.5  |      | Α    |
| $BG_{th}$                     | Bottom Gate Threshold <sup>(4)</sup> |                                                |     | 1.0  | 1.2  | 1.6  | V    |
| $t_{R(LDRV)}$                 | Transition Times <sup>(4,6)</sup>    | See Figure 4                                   |     |      | 20   | 30   | ns   |
| $t_{F(LDRV)}$                 |                                      |                                                |     |      | 15   | 25   | ns   |
| $t_{\text{pdh(LDRV)}}$        |                                      | See Figure 6                                   |     |      | 20   | 30   | ns   |
| t <sub>pdl(LDRV)</sub>        | Propagation Delay <sup>(4,5)</sup>   |                                                |     |      | 15   | 25   | ns   |
| $t_{\text{pdh(LDF)}}$         |                                      | See Adaptive Gate Drive<br>Circuit Description |     |      | 140  |      | ns   |

#### Notes:

- 3. Limits at operating temperature extremes are guaranteed by design, characterization, and statistical quality control.
- 4. Specifications guaranteed by design and characterization (not production tested).
- 5. For propagation delays, t<sub>pdh</sub> refers to low-to-high signal transition. t<sub>pdl</sub> refers to high-to-low signal transition.
- 6. Transition times are defined for 10% and 90% of DC values.

## **Test Diagrams**



Figure 4. Test Circuit



Figure 5. Output Disable Timing



Figure 6. Adaptive Gate Drive Timing

## **Typical Performance Characteristics**



Figure 7. Gate Drive Rise and Fall Times (1)



Figure 9. HDRV Rise and Fall Times vs. CLOAD



Figure 11. HDRV Normalized Impedance vs. Temperature



Figure 8. Gate Drive Rise and Fall Times (2)



Figure 10. LDRV Rise and Fall Times vs. CLOAD



Figure 12. LDRV Normalized Impedance vs. Temperature

## **Typical Performance Characteristics** (Continued)



Figure 13. HDRV Pull-Up (Sourcing)



Figure 15. HDRV Pull-Down (Sinking)



Figure 17. Negative SW Voltage Transient



Figure 14. LDRV Pull-Up (Sourcing)



Figure 16. LDRV Pull-Down (Sinking)



Figure 18. Negative LDRV Voltage Transient

## **Typical Performance Characteristics** (Continued)



Figure 19. Operating Current vs. Frequency

#### **Circuit Description**

The FAN5109B is optimized for driving N-channel MOSFETs in a synchronous buck converter topology. A single PWM input signal is all that is required to properly drive the high-side and low-side MOSFETs.

For a more detailed description of the FAN5109B and its features, refer to the Typical Application diagram in Figure 1 and Functional Block diagram in Figure 2.

## Low-Side Driver ( $\overline{OD} = HIGH$ )

The FAN5109B low-side driver (LDRV) is designed to drive ground-referenced, N-channel MOSFETs. The bias for LDRV is internally connected between VCC and PGND. When the driver is enabled, the driver LDRV output is 180° out of phase with the PWM input. When the FAN5109B is disabled ( $\overline{OD}$  =LOW), LDRV is held LOW.

## High-Side Driver ( $\overline{OD}$ = HIGH)

The FAN5109B high-side driver (HDRV) is designed to drive a floating N-channel MOSFET. The bias voltage for the high-side driver is developed by a bootstrap supply circuit, consisting of an external diode and bootstrap capacitor ( $C_{\text{BOOT}}$ ).

During start-up, SW is initially at PGND, allowing  $C_{BOOT}$  to charge to  $V_{CC}$  through the external boot diode. When the PWM input goes HIGH, HDRV begins to charge the high-side MOSFET gate (Q1). During this transition, charge is transferred from  $C_{BOOT}$  to Q1 gate. As Q1 turns on, SW rises to  $V_{IN}$ , forcing the BOOT pin to  $V_{IN}$  + $V_{C(BOOT)}$ , which provides sufficient  $V_{GS}$  enhancement for Q1. To complete the switching cycle, Q1 is turned off by pulling HDRV to SW.  $C_{BOOT}$  is recharged to  $V_{CC}$  when SW falls to PGND.

HDRV output is in phase with the PWM input. When the driver is disabled, the high-side gate is held LOW.

## OD (aka #OD)

When the  $\overline{OD}$  signal is HIGH, the driver is enabled and the PWM signal controls the HDRV and LDRV outputs. When the  $\overline{OD}$  signal is LOW, the driver is disabled and the PWM signal is ignored. When the  $\overline{OD}$  signal is LOW, both the HDRV and LDRV outputs are forced LOW to turn off both the upper and lower output FETs.

#### **Adaptive Gate Drive Circuit**

The FAN5109B ensures minimum MOSFET dead-time while eliminating potential shoot-through (cross-conduction) currents. It senses the state of the MOSFETs and adjusts the gate drive, adaptively, to ensure they do not conduct simultaneously. Refer to the gate drive rise and fall time waveforms shown in Figure 7 and Figure 8 for the relevant timing information.

To prevent overlap during the LOW-to-HIGH switching transition (Q2 OFF to Q1 ON), the adaptive circuitry monitors the voltage at the LDRV pin. When the PWM signal goes HIGH, Q2 begins to turn OFF after a propagation delay, as defined by t<sub>pdl(LDRV)</sub> parameter. Once the LDRV pin is discharged below ~1.2V, Q1 begins to turn ON after the adaptive delay t<sub>pdh(HDRV)</sub>.

To preclude overlap during the HIGH-to-LOW transition (Q1 OFF to Q2 ON), the adaptive circuitry monitors the voltage at the SW pin. When the PWM signal goes LOW, Q1 begins to turn OFF after a propagation delay ( $t_{pdl(HDRV)}$ ). Once the SW pin falls below  $V_{CC}/3$ , Q2 begins to turn ON after the adaptive delay  $t_{pdh(LDRV)}$ .

Additionally,  $V_{\rm GS}$  of Q1 is monitored. When  $V_{\rm GS(Q1)}$  is discharged below ~1.2V, a secondary adaptive delay is initiated, which results in Q2 being driven ON after  $t_{\rm pdh(LDF)}$ , regardless of the SW state. This function is implemented to ensure  $C_{\rm BOOT}$  is recharged after each switching cycle, particularly for cases where the power converter is sinking current and the SW voltage does not fall below the  $V_{\rm CC}/3$  adaptive threshold. The secondary delay  $t_{\rm pdh(LDF)}$  is longer than  $t_{\rm pdh(LDRV)}$ .

#### **Application Information**

#### **Supply Capacitor Selection**

To reduce the noise and to supply the peak current, a local ceramic bypass capacitor is recommended for the supply input (V<sub>CC</sub>). Use at least a 1µF, X7R or X5R capacitor. Keep this capacitor close to the VCC and PGND pins.

#### **Bootstrap Circuit**

The bootstrap circuit uses a charge storage capacitor  $(C_{BOOT})$  and an external diode, as shown in Figure 1. These components should be selected after the high-side MOSFET has been chosen. The required capacitance is determined using the following equation:

$$C_{BOOT} = \frac{Q_G}{\Delta V_{BOOT}}$$
 EQ. 1

where  $Q_G$  is the total gate charge of the high-side MOSFET and  $\Delta V_{BOOT}$  is the voltage droop allowed on the high-side MOSFET drive. For example, the  $Q_G$  of a FDD6696 MOSFET is about 35nC at  $12V_{GS}$ . For an allowed droop of ~300mV, the required bootstrap capacitance is 100nF. A good quality ceramic capacitor must be used. The average diode forward current,  $I_{F(AVG)}$ , can be estimated by:

$$I_{F(AVG)} = Q_{GATE} \times F_{SW}$$
 EQ. 2

where F<sub>SW</sub> is the switching frequency of the controller.

The peak surge current rating of the diode should be checked in-circuit, since this is dependent on the equivalent impedance of the entire bootstrap circuit, including the PCB traces.

#### **Thermal Considerations**

Total device dissipation:

$$P_{Dtot} = P_{Q} + P_{HDRV} + P_{LDRV}$$
 EQ. 3

where:

- $P_Q$  represents quiescent power dissipation:  $P_Q = V_{CC} \times [4mA + 0.036 (F_{SW} - 100)]$  EQ. 4
- F<sub>SW</sub> is switching frequency (in kHz).
- P<sub>HDRV</sub> represents internal power dissipation of the upper FET driver.
- P<sub>H(R)</sub> and P<sub>H(F)</sub> are internal dissipations for the rising and falling edges, respectively:

$$P_{HDRV} = P_{H(R)} + P_{H(F)}$$
 EQ. 5

$$P_{H(R)} = P_{Q1} \times \frac{R_{HUP}}{R_{HUP} + R_E + R_G}$$
 EQ. 6

$$P_{H(F)} = P_{Q1} \times \frac{R_{HDN}}{R_{HDN} + R_F + R_G}$$
 EQ. 7

$$P_{Q1} = \frac{1}{2} \times Q_{G1} \times V_{GS(Q1)} \times F_{SW}$$
 EQ. 8

where:

 Q<sub>G1</sub> is total gate charge of the upper FET (Q1) for its applied V<sub>GS</sub>.

As described in Equations 6 and 7, the total power consumed driving the gate is divided in proportion to the resistances in series with the MOSFET internal gate node, as shown below:



Figure 20. Driver Dissipation Model

 $R_G$  is the gate resistance internal to the FET.  $R_E$  is the external gate drive resistor implemented in many designs. Note that the introduction of  $R_E$  can reduce driver power dissipation, but excess  $R_E$  may cause errors in the "adaptive gate drive" circuitry. In particular, adding  $R_E$  in the low drive circuit could result in shoot through. For more information, refer to *Application Note AN-6003*, "Shoot-through" in Synchronous Buck Converters.

PLDRV is dissipation of the lower FET driver:

$$P_{LDRV} = P_{L(R)} + P_{L(F)}$$
 EQ. 9

where:

 $P_{L(R)}$  and  $P_{L(F)}$  are internal dissipations for the rising and falling edges, respectively:

$$P_{L(R)} = P_{Q2} \times \frac{R_{LUP}}{R_{LUP} + R_E + R_G}$$
 EQ. 10

$$P_{L(F)} = P_{Q2} \times \frac{R_{LDN}}{R_{HDN} + R_E + R_G}$$
 EQ. 11

$$P_{Q2} = \frac{1}{2} \times Q_{G2} \times V_{GS(Q2)} \times F_{SW}$$
 EQ. 12

## **Layout Considerations**

Use the following general guidelines when designing printed circuit boards (see Figure 21):

- Trace out the high-current paths and use short, wide (>25 mil) traces to make these connections.
- Connect the PGND pin as close as possible to the source of the lower MOSFET.
- The V<sub>CC</sub> bypass capacitor should be located as close as possible to VCC and PGND pins.
- Use vias to other layers where possible to maximize thermal conduction away from the IC.



Figure 21. Recommended Layout for SOIC-8 Package (Not to Scale)

## **Physical Dimensions**

Dimensions are in millimeters unless otherwise noted.



Figure 22. 8-Lead SOIC Package, 0.150





#### **TRADEMARKS**

The following are registered and unregistered trademarks and service marks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEX<sup>®</sup>
Build it Now™
CorePLUS™
CROSSVOLT™
CTL™

Current Transfer Logic™

EcoSPARK®

F®
Fairchild®

Fairchild Semiconductor® FACT Quiet Series™

FACT<sup>®</sup>
FAST<sup>®</sup>
FastvCore™
FPS™
FRFET<sup>®</sup>

Global Power Resource<sup>SM</sup>

Green FPS™ Green FPS™ e-Series™

GTO™

i-Lo™

IntelliMAX™

ISOPLANAR™

MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ Motion-SPM™

Motion-SPM™
OPTOLOGIC®
OPTOPLANAR®

PDP-SPM™ Power220® Power247<sup>®</sup> POWEREDGE<sup>®</sup> Power-SPM™ PowerTrench<sup>®</sup>

Programmable Active Droop™

QFET® QS™

QT Optoelectronics™ Quiet Series™ RapidConfigure™ SMART START™ SPM®

SPM<sup>®</sup>
STEALTH<sup>™</sup>
SuperFET<sup>™</sup>
SuperSOT<sup>™</sup>-3
SuperSOT<sup>™</sup>-6

SuperSOT™-8 SvncFET™

The Power Franchise®

pewer franchise

TinyBoost™
TinyBuck™
TinyLogic®
TINYOPTO™
TinyPower™
TinyPWM™
TinyWire™
µSerDes™
UHC®
UniFET™
VCX™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |  |  |  |  |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |  |  |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |  |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                   |  |  |  |  |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                      |  |  |  |  |

Rev. 130